VSync 924 Especificaciones Pagina 51

  • Descarga
  • Añadir a mis manuales
  • Imprimir
  • Pagina
    / 160
  • Tabla de contenidos
  • MARCADORES
  • Valorado. / 5. Basado en revisión del cliente
Vista de pagina 50
Matrox Solios eCL/XCL acquisition section 51
* 28 bits serialized across 4 LVDS pairs.
** On a separate bracket.
Video
to
PCI-X
bridge
Acquisition section of
Matrox Solios
eCL/XCL-F
PSG
First
MDR-26
connector
ChannelLink
Receiver #1
Clock
Data (24)
& Syncs (4)*
SerTFG
SerTC
Second
MDR-26
connector
UART
LVDS
drivers
and
receivers
OptoAux (4)
DBHD-44 and
DB-9
connectors**
TTL buffers
Aux In (4)
Aux Out (2)
HSYNC Out (1)
VSYNC Out (1)
Clock Out (1)
Optocoupler
Aux I/Os (4)
ChannelLink
Receiver #2
Clock
Data (28)*
Cam Ctrl (4)
LVDS
drivers
LVDS driver
& receiver
28
24
LUTs
Demultiplexer
ChannelLink
Receiver #3
Clock
Data (28)*
28
64
Vista de pagina 50
1 2 ... 46 47 48 49 50 51 52 53 54 55 56 ... 159 160

Comentarios a estos manuales

Sin comentarios